Vertical Self‐Rectifying Memristive Arrays for Page‐Wise Parallel Logic and Arithmetic Processing
K.-A. Son, Jea Min Cho, Dong Hoon Shin, Yeong Rok Kim, N. Ghenzi, Sunwoo Cheong, Byeong‐Su Kim, Jung‐Kyu Lee, Sungho Kim, Wonho Choi, Soo Hyung Lee, Janguk Han, Cheol Seong Hwang
IF 26.8
Advanced Materials
Logic-in-memory (LIM) architectures are explored to address the data transfer bottleneck of conventional von Neumann architectures by integrating computation directly within memory arrays. Among various candidates, memristor-based LIM systems have gained significant attention due to their non-volatile switching behavior and compatibility with dense integration. In this work, a page-wise LIM architecture is implemented using a 3D vertical resistive random-access memory array composed of self-rectifying Pt-Ta<sub>2</sub>O<sub>5</sub>-Al:HfO<sub>2</sub>-TiN memristors. Two logic primitives-1 M and 2 M logic-are employed to perform intra-page and inter-page operations, respectively, enabling core Boolean functions to be executed entirely within the array through resistive state transitions. Based on these logic operations, a memristive arithmetic logic unit (mALU) is designed to perform essential arithmetic functions, including addition, subtraction, increment, and decrement. Owing to the vertical structure of vertical resistive random-access memory, a 2-bit full adder is implemented with a footprint of only three cells and completed in 12 steps. The proposed intra-and inter-page operations, along with complete mALU functionality, are experimentally demonstrated with high reproducibility. Combined with significantly reduced spatiotemporal cost, these results highlight the promise of this architecture for scalable and energy-efficient in-memory computing.
https://doi.org/10.1002/adma.202514099
Von Neumann architecture
Arithmetic logic unit
Bottleneck
Adder
Scalability
Resistive touchscreen
Logic gate
Memory footprint
Computation
상세 정보 바로가기